Folgen
Saša Tomić
Saša Tomić
DFINITY
Bestätigte E-Mail-Adresse bei dfinity.org
Titel
Zitiert von
Zitiert von
Jahr
EazyHTM: Eager-lazy hardware transactional memory
S Tomić, C Perfumo, C Kulkarni, A Armejach, A Cristal, O Unsal, T Harris, ...
Proceedings of the 42nd Annual IEEE/ACM International Symposium on …, 2009
1562009
Wear leveling of a memory array
TJ Fisher, AD Fry, N Ioannou, I Koltsidas, J Ma, RA Pletka, LT Simmons, ...
US Patent 9,857,986, 2018
632018
Cooperative data deduplication in a solid state storage array
TJ Fisher, N Ioannou, I Koltsidas, RA Pletka, S Tomic
US Patent 10,013,169, 2018
522018
Cooperative data deduplication in a solid state storage array
TJ Fisher, N Ioannou, I Koltsidas, RA Pletka, S Tomic
US Patent 10,013,169, 2018
522018
Detecting error count deviations for non-volatile memory blocks for advanced non-volatile memory block management
CJ Camp, TJ Fisher, AD Fry, N Ioannou, R Pletka, S Tomic
US Patent 9,563,373, 2017
342017
Vertical sub-micron CMOS transistors on (110),(111),(311),(511), and higher order surfaces of bulk. SOI and thin film structures and method of forming same
L Forbes, W Noble, A Reinberg
US Patent App. 10/222,997, 2004
342004
Facing target assembly and sputter deposition apparatus
C Koh, SH Sawasaki, J Shi, YR Cheng
US Patent 6,689,253, 2004
32*2004
Multi-lug socket tool
L Boston
US Patent 6,668,685, 2003
32*2003
Metadata hardening and parity accumulation for log-structured arrays
I Koltsidas, CJ Camp, N Ioannou, RA Pletka, AK Kourtis, S Tomic, ...
US Patent 10,437,670, 2019
292019
The velox transactional memory stack
P Felber, E Riviere, WM Moreira, D Harmanci, P Marlier, S Diestelhorst, ...
Micro, IEEE 30 (5), 76-87, 2010
26*2010
Background threshold voltage shifting using base and delta threshold voltage shift values in flash memory
CJ Camp, TJ Fisher, AD Fry, N Ioannou, I Koltsidas, N Papandreou, ...
US Patent 9,251,909, 2016
252016
Non-volatile memory controller cache architecture with support for separation of data streams
CJ Camp, TJ Fisher, AD Fry, N Ioannou, I Koltsidas, R Pletka, S Tomic, ...
US Patent 9,779,021, 2017
232017
Reducing write amplification in solid-state drives by separating allocation of relocate writes from user writes
CJ Camp, TJ Fisher, AD Fry, N Ioannou, I Koltsidas, R Pletka, S Tomic
US Patent 9,632,927, 2017
232017
Characterization and analysis of bit errors in 3D TLC NAND flash memory
N Papandreou, H Pozidis, T Parnell, N Ioannou, R Pletka, S Tomic, ...
2019 IEEE International Reliability Physics Symposium (IRPS), 1-6, 2019
222019
Non-volatile memory system having an increased effective number of supported heat levels
CJ Camp, TJ Fisher, AD Fry, N Ioannou, I Koltsidas, R Pletka, S Tomic
US Patent 10,078,582, 2018
21*2018
A Comprehensive Study of Conflict Resolution Policies in Hardware Transactional Memory
E Akpinar, S Tomić, A Cristal, O Unsal, V Mateo
TRANSACT, 2011
192011
Reducing unnecessary calibration of a memory unit for which the error count margin has been exceeded
N Ioannou, N Papandreou, RA Pletka, S Tomic
US Patent 10,824,352, 2020
182020
Health-binning: Maximizing the performance and the endurance of consumer-level NAND flash
RA Pletka, S Tomić
Proceedings of the 9th ACM International on Systems and Storage Conference, 1-10, 2016
182016
Storage array management employing a merged background management process
CJ Camp, TJ Fisher, AD Fry, N Ioannou, RA Pletka, LT Simmons, S Tomic
US Patent 10,365,859, 2019
172019
Dynamic filtering: multi-purpose architecture support for language runtime systems
T Harris, S Tomic, A Cristal, O Unsal
ACM SIGARCH Computer Architecture News 38 (1), 39-52, 2010
172010
Das System kann den Vorgang jetzt nicht ausführen. Versuchen Sie es später erneut.
Artikel 1–20